Volume 5, Number 3 (September 2009)                   IJEEE 2009, 5(3): 180-184 | Back to browse issues page


XML Print


Download citation:
BibTeX | RIS | EndNote | Medlars | ProCite | Reference Manager | RefWorks
Send citation to:

S. R. Talebiyan, S. Hosseini-Khayat. Low-Power Adder Design for Nano-Scale CMOS. IJEEE. 2009; 5 (3) :180-184
URL: http://ijeee.iust.ac.ir/article-1-182-en.html

Abstract:   (10343 Views)
A fast low-power 1-bit full adder circuit suitable for nano-scale CMOS implementation is presented. Out of the three modules in a common full-adder circuit, we have replaced one with a new design, and optimized another one, all with the goal to reduce the static power consumption. The design has been simulated and evaluated using the 65 nm PTM models.
Full-Text [PDF 440 kb]   (4772 Downloads)    
Type of Study: Short Paper | Subject: Integrated Circuits: Digital, Analog
Received: 2009/09/08 | Accepted: 2013/12/30 | Published: 2013/12/30

Add your comments about this article : Your username or email:
Write the security code in the box