

# An Area Efficient Low Dropout Voltage Regulator With Improved Transient Response for Hearing-aid Applications

Ananthakrishna T\*, Guruprasad\*\*(C.A.), and A. Gopalkrishna Pai \*

Abstract: This paper presents a low dropout voltage regulator, with the specifications suitable for hearing aid devices. The proposed LDO occupies very less area on chip and provides an excellent transient response. A novel voltage spike suppressor block is employed in the LDO architecture which reduces undershoot and overshoot of the output voltage during the abrupt load transition. It introduces a secondary negative feedback loop whose delay is lesser than the main loop and also steers the quiescent current to output node when required. This not only improves overall current efficiency but also reduces the on chip capacitance. The proposed LDO is laid out in 180 nm standard CMOS technology and post layout simulations are carried out. The LDO produces 0.9 V output when a minimum supply voltage of 1 V is applied. A maximum load of 0.5 mA can be driven by the regulator. The LDO exhibits 4.4 mV/V and 800  $\mu$ V/mA line and load regulations respectively. When subjected to a step load change, an undershoot of 20.34 mV and an overshoot of 30.28 mV are recorded. For proper operation of the LDO, it requires only 4.5 pF on-chip capacitance.

**Keywords:** LDO, Voltage Regulator, Hearing-aid, Transient Response, Area Efficient, Bio-Medical Applications.

# 1 Introduction

A N electronic hearing aid is a device which is worn by those who are suffering from hearing loss. It basically consists of microphone for converting sound from physical to electrical form, signal conditioning, a receiver for converting electrical signals back to sound and a battery for powering the electronics [1], [2].

\*The authors are with Department of Electronics and Communication Engineering, Manipal Institute of Technology, MAHE Deemed to be university, Manipal, India.

E-mails: anantha.kt@manipal.edu, and gopalkrishna.pai@manipal.edu.

\*\*The author is with Department of Electronics and Communication Engineering, Shri Madhwa Vadiraja Institute of Technology & Management, Bantakal, VTU, India.

E-mail: guruprasad.here@gmail.com.

Corresponding Author: Guruprasad.

https://doi.org/10.22068/IJEEE.19.3.2612.

There are four types of hearing-aids [3] namely, behind the ear (BTE), in the ear (ITE), in the canal (ITC) and completely in the canal (CIC). A hearing-aid device can be analog or digital but digital hearing aid is more popular due to its better performance and flexibility. Fig. 1 shows functional block diagram of a digital hearing-aid [3].



Fig. 1 Functional block diagram of a digital hearing-aid.

Iranian Journal of Electrical and Electronic Engineering, 2023.

Paper first received 05 Aug 2022, revised 29 Apr 2023, and accepted 05 May 2023.

The batteries used in hearing aid are usually lithium ion or zinc air. The switching regulators are primarily used for stepping down the voltage level to a lower value. Later, linear voltage regulators are required for providing supply voltage to individual components since they are fast, simple and induce less noise. Typical voltages produced by linear regulators are around 1 V and they deliver load ranging from 0.5 mA to 5 mA depending on the type of hearing-aids. However, the area occupancy and transient response are the main constraints while designing linear voltage regulators for hearing-aid applications.

In linear regulators, Low Drop Out (LDO) voltage regulators are the most preferred, since they have better power efficiency and suitable for low power applications [4]. LDO is basically a negative feedback system which provides a constant output voltage (Which is slightly less than input voltage) irrespective of variations in supply voltage and load demand, by adjusting the conductivity of pass device. Depending on whether LDO is internally or externally compensated, the design strategy varies. Externally compensated LDO requires a large offchip capacitor which prohibits complete system on chip solution. Hence the LDO which is going to be used in hearing aid device must be internally compensated. However, internal compensation also demands an output on-chip capacitor whose value can reach up to 100 pF [5]-[10].

Though the system can be integrated on a chip, it occupies a large area. In recent years, many have proposed [7], [11]-[21] modifications in the architecture of the LDO which try to reduce area occupancy and improve transient response. In [11], [19], [21], the authors have used two feedback loops, one being the fast and the other being the slow. Fast loop tries to minimize the variation in the spikes. The LDO needs only a 4 pF on-chip capacitance. But, undershoot and overshoot values during load transition is high. The author of [12] has proposed an LDO for bio-medical applications which is based on flipped voltage follower and adaptive biasing technique. High loop gain is established and different compensation techniques are included to achieve stability. Though better line and load regulations are obtained, transient response is degraded. The quiescent current of the LDO can be increased momentarily during abrupt load change for better transient response and power efficiency. This technique is implemented in [5], [13], [22], but the circuit used to detect undershoot and overshoot at the output voltage and pump the

additional current to system consumes an idle current which degrades the current efficiency. In [7], an LDO which consists of three input error amplifier and buffered flipped voltage follower is proposed. The topology includes three different feedback loops for improving the performance of the LDO. However, it suffers from poor line and load regulations. In the present work, an LDO is proposed which not only occupies less area on chip but also exhibits a better transient response. The circuit includes a novel voltage spike suppressor block, from which a better transient response is obtained.

This article consists of four sections. In the first section, introduction and literature review is given. The design and working principle of the LDO is elaborated in the second section. It is followed by a section which presents the simulation results and discusses on the same. Finally, the article ends with the conclusion.

## 2 Design of the Proposed LDO

Figure 2 shows the basic structure of the proposed LDO. The main blocks are Operational Trans-Conductance Amplifier (OTA), pass transistor, voltage spike suppressor and feedback network. In this section, each block of the LDO is explained.



## 2.1 OTA

OTA basically acts as error amplifier which compares feedback voltage with the reference voltage. The OTA used in the proposed LDO is depicted in Fig. 3 [23]. PMOS differential input pair is used to facilitate better common mode input range. One of the advantages of using OTA is that it has a single dominant pole which resides at the output node. Hence, it does not need any compensation capacitance, which reduces the area occupancy on chip. The large parasitic capacitance present at the gate of the pass transistor is the load capacitance of the OTA.

# 2.2 Voltage Spike Suppressor Block

In a LDO, whenever there is an abrupt change in load, the voltage spike is observed at the output node. This is due to the large parasitic capacitance of pass device needs to be charged and discharged in a short period of time. This demands an increase in quiescent current of OTA. However, in the proposed LDO, instead, a secondary loop is introduced which avoids the above path that consists of pass device. The loop delay of the secondary feedback is less, this aids in reducing the spike at the output voltage. A voltage controlled current source along with RC differentiator constitute voltage spike suppressor block. Hence, it comes into action only during the abrupt load transition and adjusts the quiescent current accordingly. Figure 4 shows the circuit diagram of the proposed novel voltage spike suppressor. The capacitor CB and RB form a differentiator circuit. The RB acts as miller resistor, so the effective resistance value is higher than the actual value. During undershoot of the output voltage, a negative voltage spike is detected at node 1. Since, M<sub>12</sub> is in common source configuration, a positive voltage spike appears at node 2.



Fig. 4 Circuit diagram of voltage spike suppressor.

The  $M_{14}$  is also in common source configuration, so a negative spike at node 3 forces  $M_{16}$  to draw less current. This way, during undershoot, a less current is drawn by  $M_{16}$ , the pass transistor can steer this current to output node, which will aid in reducing voltage variation. Similarly, during the overshoot, transistor  $M_{16}$ draws more current, thereby decreases the voltage spike.

The small signal equivalent model of the proposed voltage spike suppressor is shown in Fig. 5.



Fig. 5 Small signal circuit of voltage spike suppressor.

The notation convention used in the small signal analysis is given below.

- $g_{m12}$ ,  $g_{m13}$ ,  $g_{m14}$ ,  $g_{m15}$ ,  $g_{m16} \rightarrow$  Transconductance of  $M_{12}$ ,  $M_{13}$ ,  $M_{14}$ ,  $M_{15}$  and  $M_{16}$ respectively.
- r<sub>op12</sub>, r<sub>op13</sub>, r<sub>op14</sub>, r<sub>op15</sub>, r<sub>op16</sub> → Output resistance of M<sub>12</sub>, M<sub>13</sub>, M<sub>14</sub>, M<sub>15</sub> and M<sub>16</sub>, respectively.
- v<sub>1</sub>, v<sub>2</sub>, v<sub>3</sub> → Small signal voltage at node 1, 2 and 3, respectively.
- $I_{D16} \rightarrow$  Small signal drain current of  $M_{16}$ .

In the small signal analysis shown below, feedback resistor  $R_B$  and  $C_B$  together act like a high pass filter which senses the instantaneous changes in the output voltage.  $R_B$  is split using Miller's theorem into  $R_B$ ' and  $R_B$ ". Where:

 $R_B$ '=  $R_B$  (1 +  $A_v$  / $g_{m13}$ ),  $R_B$ "  $\approx R_B$  and  $A_v = v_2/v_1$ . Also, we have assumed following:

- R'' ||  $r_{op12}$  ||  $r_{op13}$  ||  $(1/g_{m13}) = (1/g_{m13})$
- $r_{op14} \parallel r_{op15} \parallel (1/g_{m15}) = (1/g_{m13})$
- Parasitic capacitance at node 2 and 3 create poles beyond unity gain frequencies because of low impedance. Hence they are ignored.

$$v_{3} = \frac{-g_{m14}}{g_{m15}} v_{2}$$

$$v_{3} = \frac{g_{m14}}{g_{m15}} \times \frac{g_{m12}}{g_{m13}} v_{1}$$

$$i_{16} = g_{m16} v_{3}$$

$$i_{16} = g_{m16} \frac{g_{m14}}{g_{m15}} \times \frac{g_{m12}}{g_{m13}} v_{1}$$
(1)

Let  $G_{Msup}$  be the total trans-conductance of the voltage spike suppressor which is given by Eq. (2).

$$G_{\rm Msup} = \frac{i_{16}}{v_1} = \frac{g_{m16} \times g_{m14} \times g_{m12}}{g_{m15} \times g_{m13}} v_1 \tag{2}$$

The loop delay of the voltage spike suppressor is lesser than the main feedback loop, which is very crucial in reducing the voltage spike. Figure 6 shows the transient response of gate voltage of pass transistor during undershoot (when load changes from 0 mA to 0.5 mA in 1 µs) of the LDO output. It can be seen that main negative feedback takes 1.228 µs to respond. Whereas, negative feedback created by voltage spike suppressor loop takes only 0.25 µs to respond as shown in Fig. 7, where, transient response of gate voltage of M<sub>16</sub> is plotted. To investigate the impact of the voltage spike suppressor on load transient response of the proposed LDO, it is subjected to abrupt load transition with and without the voltage spike suppressor. A pulse of load with minimum to maximum value, 1 µs transition time and 6 µs pulse width is applied and output voltages for the both cases are plotted in Fig. 8. During this time, the variation of gate voltage of M<sub>16</sub> (when the voltage suppressor block is used) is shown in Fig 9. There is 28.83% reduction in undershoot voltage and 9.46% reduction in overshoot voltage when proposed voltage spike suppressor is employed.

### 2.3 Complete Circuit

A PMOS transistor with 100 mV as saturation voltage for the maximum load is used as pass device for the LDO. A reference voltage of 500 mV is required at the inverting terminal of the OTA which is supplied from an external source. The capacitor C M and CC are added to improve the phase margin of the LDO [24]. The resistors  $R_1$  and  $R_2$  form a resistive divider network with 10  $\mu$ A as biasing current. Figure 10 shows the complete circuit diagram of the proposed LDO. Table 1 shows the values of the components used in LDO.

#### **3** Stability Analysis

The small signal model of the proposed LDO is shown in Fig. 11. The notation convention used in the Fig. 11 is explained below,

- $g_{mE} \rightarrow$  Trans-conductance of the error amplifier.
- $g_{mp} \rightarrow Trans$ -conductance of the pass transistor.
- c<sub>oE</sub> → Effective parasitic capacitance at the output of the error amplifier.

- c<sub>o</sub> → Effective parasitic capacitance at the output of the LDO.
- $r_{oE} \rightarrow Output$  resistance of error amplifier.
- $r_{op} \rightarrow Output$  resistance of pass transistor.



Fig. 8 Comparison of the load transient response of proposed LDO with and without voltage suppressor block.



Fig 9. Transient response of drain current of M<sub>16</sub> transistor.



Fig. 11 Small signal model of the proposed LDO.

 Table 1 Component valued used in LDO.

| Component       | Value                |  |  |  |
|-----------------|----------------------|--|--|--|
| $M_1 - M_{10}$  | 5 μm / 1 μm          |  |  |  |
| M <sub>11</sub> | 1 μm / 5 μm          |  |  |  |
| M <sub>12</sub> | 16 μm / 1 μm         |  |  |  |
| M <sub>13</sub> | 8 μm / 1 μm          |  |  |  |
| M <sub>14</sub> | 4 μm / 1 μm          |  |  |  |
| M <sub>15</sub> | 10 μm / 1 μm         |  |  |  |
| M <sub>16</sub> | 8 μm / 1 μm          |  |  |  |
| M <sub>P</sub>  | 20 μm / 0.2 μm, M=20 |  |  |  |
| C <sub>M</sub>  | 0.5 p                |  |  |  |
| $C_C, C_B$      | 2 p                  |  |  |  |
| $R_1$           | 40 kΩ                |  |  |  |
| R <sub>2</sub>  | 50 kΩ                |  |  |  |
| R <sub>B</sub>  | 200 kΩ               |  |  |  |

Let Zo be the output impedance of the LDO. It is given by:

$$Z_{O} = \mathbf{r}_{op} \parallel r_{16} \parallel \frac{1}{\omega \mathbf{c}_{O}} \parallel \left[ \left( R_{1} \parallel \frac{1}{\omega \mathbf{c}_{C}} \right) + \mathbf{R}_{2} \right]$$
Let  $(\mathbf{r}_{op} \parallel \mathbf{r}_{16}) = \mathbf{r}_{o}$ 

$$v_{out} = \frac{-g_{\mathrm{mE}}g_{\mathrm{mp}}V_{\mathrm{in}}r_{\mathrm{oE}}r_{o}}{(1+\omega \mathbf{c}_{\mathrm{o}}r_{\mathrm{o}})(1+\omega \mathbf{c}_{o}r_{o})}$$

$$-\frac{v_{\mathrm{out}}g_{\mathrm{Msup}}r_{o}\omega \mathbf{C}}{(1+\omega \mathbf{c}_{o}r_{o})(1+\omega \mathbf{C}_{B}R_{B})}$$

$$v_{\mathrm{out}} = \frac{-g_{mE}g_{\mathrm{mp}}V_{\mathrm{in}}r_{\mathrm{oE}}r_{o}}{(1+\omega \mathbf{C}_{\mathrm{o}}F_{\mathrm{o}})(1+\omega \mathbf{c}_{o}r_{o})}$$

$$\frac{(1+\omega \mathbf{C}_{B}R_{B})}{\left(1+\omega \mathbf{C}_{B}R_{B} + \frac{g_{\mathrm{Msup}}C_{B}R_{B}r_{o}}{1+\omega \mathbf{c}_{o}r_{o}}\right)}$$

$$V_B = \left(\frac{R_2}{R_1 + R_2}\right) v_{\text{out}} = \beta v_{\text{out}}$$
$$\frac{V_B}{V_{\text{in}}} = \beta \frac{-g_{\text{mE}}g_{\text{mp}}V_{\text{in}}r_{\text{oE}}r_o}{(1 + \omega C_{\text{oE}}r_{\text{oE}})(1 + \omega c_o r_o)}$$

The system has three poles and one zero. In that, the pole at the output of error amplifier and at the output of LDO are two main poles of concern in terms of the stability. The pole at the output of error amplifier consists of  $r_{oE}$  and  $c_{oE}$ . The  $c_{oE}$  includes the parasitic capacitances of pass transistor and output stage of error amplifier and miller capacitance C<sub>M</sub>. The LDO output pole is formed due to the parallel combinations of  $r_{op}$ ,  $r_{o16}$  and feedback resistors and capacitance co. The output parasitic capacitance of pass transistor, wiring bonds and pads are included in co. The parasitic capacitance coE is large because of Miller capacitance and large pass transistor. At the same time, the effective resistance at the output of LDO is reduced due to the presence of M<sub>16</sub> and C<sub>C</sub>. This way, the pole at the error amplifier output dominates. To verify the above, frequency response of the LDO is tested under different loads which are shown in Fig. 12. As mentioned earlier, a 50 pF capacitor is considered at the output of LDO to model the parasitic capacitance of external bond wires and pads. In Table 2, the phase margin for fast and slow corners under different loads are listed. It can be observed that, in all the cases the phase margin of the LDO is greater than 45°, which proves the stability of the proposed LDO.



Fig. 12 Frequency response of the LDO under different loads.

| comers.        |         |         |  |  |  |  |  |
|----------------|---------|---------|--|--|--|--|--|
| Process corner | Load    | PM      |  |  |  |  |  |
| Fast           | 0.1 μΑ  | 45.04 ° |  |  |  |  |  |
| Fast           | 0.25 mA | 75.70 ° |  |  |  |  |  |
| Fast           | 0.5 mA  | 79.38°  |  |  |  |  |  |
| Slow           | 0.1 μΑ  | 67.12°  |  |  |  |  |  |
| Slow           | 0.25 mA | 81.56°  |  |  |  |  |  |
| Slow           | 0.5 mA  | 85.40 ° |  |  |  |  |  |

 Table 2 Phase margin of proposed LDO for process

 corners

# 4 Results and Discussion

The proposed LDO has been laid out in standard 180 nm CMOS technology and post layout simulations have been carried out to verify the major performance parameters. In this section, simulation results have been presented and performance is compared with other state-of-the-art of LDOs.

The proposed LDO requires a minimum supply voltage of 1 V and it is varied from 1 V to 1.4 V considering different loads to find the line regulation. Figure 13 shows the line response of the LDO. It exhibits an average line regulation of 4.44 mV/V. For a supply voltage of 1 V, the LDO is subjected to different loads ranging from 0 to 0.5 mA under three process corners namely, typical (tt), fast (ff) and slow (ss) and result is shown in Fig. 14. A load regulation 800  $\mu$ V/mA is recorded at typical corner.

Dynamic characteristics of the LDO are revealed in its load transient responses. To observe the load transient response, a pulse of 0.5 mA load with 1  $\mu$ s transition time and pulse width of 6  $\mu$ s is applied. The measured undershoot and overshoot voltage at typical corner are 20.34 mV and 30.28 mV respectively as shown in Fig. 15. The settling time during undershoot is 2.29  $\mu$ s and during overshoot is 1.63  $\mu$ s.

Figure 16 depicts the power supply rejection ratio (PSRR) of the designed LDO for different frequencies. At 1 kHz and full load, LDO exhibits a PSRR of 40 dB. The temperature response of the LDO is shown in Fig. 17. The output voltage of the LDO is plotted for different temperatures ranging from 0°C to 80°C under different process corners. At typical corner, the variation in output voltage for entire range of temperature is 0.73 V.

To investigate the robustness of LDO against global process variations and local mismatch, Monte-Carlo statistical analysis is carried out. The major device parameters, which are mobility and threshold voltage of MOSFETS are considered for variations and mismatch. Under the Gaussian distribution, 500 different samples of LDO are considered and steady state DC output voltages are measured. Histogram plot of DC output voltage versus different samples are plotted as shown in Fig. 18.

The mean and standard deviation of DC output voltage are 897.7 mV and 9.93 mV respectively. Similarly, undershoot voltage during load transient response are noted for different samples of the LDO and the corresponding histogram plot is shown in Fig. 19. The mean value of the undershoot voltage is 16.9 mV and standard deviation value is 10 mV. In both cases, it can be seen that mean value is close to typical value and standard deviation is less which proves the robustness of the LDO.

Figure 20 shows the layout picture of the proposed LDO. It occupies an area of 23 mm  $\times$  45 mm on chip. Table 3 shows the performance comparison of the proposed LDO with other state-of-the-art LDOs. The proposed LDO along with [11] has the lowest dropout voltage which leads to a better power efficiency. In the load transient variation parameter ( $\Delta V_{out}$ ), the proposed LDO exhibits an excellent response. The obtained  $\Delta V_{out}$ 

is the lowest among all. The area occupancy of an LDO is mainly dependent on the value of On-chip capacitance used in the design. Since the proposed LDO uses only 4.5 pF of On-chip capacitance, makes it suitable for hearing aid devices. However, quiescent current consumption of the proposed LDO can be reduced further. Since, dropout voltage is only 100 mV, the pass transistor is large and to achieve a good load transient response, relatively more quiescent current is required. The Figure of Merit (FOM) of all the tabulated lower the FOM, better the performance.

$$FOM = \frac{C_{on,chip} \times \Delta_{out} \times I_Q}{I_L} \tag{4}$$



Fig. 15 Load transient response of the LDO.



Fig. 16 Power supply rejection ratio of the LDO.



Fig. 18 Histogram plot of DC output voltage for different samples of the LDO.





| Table 3 Performance Comparison with other LDOs. |      |       |      |      |      |       |           |  |  |
|-------------------------------------------------|------|-------|------|------|------|-------|-----------|--|--|
| Parameter                                       | [11] | [17]  | [13] | [25] | [16] | [7]   | This work |  |  |
| Tech. [nm]                                      | 180  | 180   | 130  | 350  | 65   | 65    | 180       |  |  |
| V <sub>out</sub> [V]                            | 0.9  | 1     | 1.2  | 1.6  | 0.5  | 1     | 0.9       |  |  |
| I <sub>L</sub> [mA]                             | 0.5  | 5     | 50   | 12   | 10   | 10    | 0.5       |  |  |
| I <sub>Q</sub> [μA]                             | 10.3 | 120   | 4.1  | 28.6 | 49.4 | 50    | 36.9      |  |  |
| V <sub>DO</sub> [mV]                            | 100  | 200   | 200  | 400  | 250  | 150   | 100       |  |  |
| $\Delta_{out} [mV]$                             | 64   | 148   | 198  | 105  | 41.6 | 82    | 26        |  |  |
| Con,chip [pF]                                   | 4    | 44    | 100  | 28   | 16   | 140   | 4.5       |  |  |
| $t_{settle}[\mu s]$                             | 3    | 4.8   | 1.16 |      | 0.4  |       | 2.29      |  |  |
| FOM [x10 <sup>-21</sup> ]                       | 5.2k | 15.6k | 1.6k | 7k   | 3.2k | 57.4k | 8.6k      |  |  |



Fig. 20 Layout picture of the proposed LDO.

## 5 Conclusion

In this paper, a novel low dropout voltage regulator for hearing aid applications is presented. In the LDO design, only 4.5 pF on-chip capacitance is used and it does not require any off chip capacitor. Therefore, the area occupancy of the LDO is very less which is very much desired required feature in hearing aids. The new voltage suppressor block introduced in the LDO, helps to achieve a better transient response during abrupt load variations. All the major performance parameters of the proposed LDO are verified using post layout SPICE simulations. Also, the statistical analysis shows that the LDO is robust against process variations and local mismatch.

# **Intellectual Property**

The authors confirm that they have given due consideration to the protection of intellectual property associated with this work and that there are no impediments to publication, including the timing to publication, with respect to intellectual property.

#### Funding

No funding was received for this work

#### **Credit Authorship Contribution Statement**

Ananthakrishna T: Research & Investigation, Guruprasad: Software and Simulation, Original Draft Preparation. A. Gopalkrishna Pai: Original Draft Preparation.

## **Declaration of Competing Interest**

The authors hereby confirm that the submitted manuscript is an original work and has not been published so far, is not under consideration for publication by any other journal and will not be submitted to any other journal until the decision will be made by this journal. All authors have approved the manuscript and agree with its submission to "Iranian Journal of Electrical and Electronic Engineering".

#### References

- R. Ferreira Bento, and S. Pires Penteado, "Designing of a digital behind-the-ear hearing aid to meet the world health organization requirements," *Trends in Amplification*, Vol. 14, No. 2, pp. 64–72, 2010.
- [2] J. Dzarnoski, and S. Johansson, "Ultra small hearing aid electronic packaging enabled by chip-in-flex," in 2014 IEEE 64th Electronic Components and Technology Conference

(ECTC), pp. 157–164, IEEE, 2014.

- [3] J. DiCristina, "Introduction to hearing aids and important design considerations," *Maxim Integrated, AppNote*, 2010.
- [4] G. A. Rincon-Mora and P. E. Allen, "A lowvoltage, low quiescent current, low drop-out regulator," *IEEE journal of Solid-State circuits*, Vol. 33, No. 1, pp. 36-44, 1998.
- [5] N. B. Mustafa, S. Amin, M. B. I. Reaz, F. H. Hashim, and N. Kamal, "Evolution of low drop out voltage regulator in cmos technologies," *Przeglad Elektrotechniczny*, Vol. 91, No. 12, pp. 26-33, 2015.
- [6] P. Hazucha, T. Karnik, B. A. Bloechel, C. Parsons, D. Finan, and S. Borkar, "Areaefficient linear regulator with ultra-fast load regulation," *IEEE Journal of solid-state circuits*, Vol. 40, No. 4, pp. 933-940, 2005.
- [7] Y. Lu, Y. Wang, Q. Pan, W.-H. Ki, and C. P. Yue, "A fully-integrated low-dropout regulator with full-spectrum power supply rejection," *IEEE Transactions on Circuits and Systems I: Regular Papers*, Vol. 62, No. 3, pp. 707-716, 2015.
- [8] S. K. Lau, P. K. Mok, and K. N. Leung, "A low-dropout regulator for soc with qreduction," *IEEE Journal of Solid-State Circuits*, Vol. 42, No. 3, pp. 658-664, 2007.
- [9] J. Hinojo, C. Luján-Martínez, A. Torralba, and J. Ramírez-Angulo, "Internally compensated ldo regulator based on the cascoded fvf," *Microelectronics Journal*, Vol. 45, No. 10, pp. 1268–1274, 2014.
- [10] A. Maity and A. Patra, "Tradeoffs aware design procedure for an adaptively biased capacitorless low dropout regulator using nested miller compensation," *IEEE Transactions on power electronics*, Vol. 31, No. 1, pp. 369-380, 2015.
- [11] Y. Yosef-Hay, P. L. Muntal, D. Ø. Larsen, and I. H. Jørgensen, "Capacitor-free, low drop-out linear regulator in a 180 nm cmos for hearing aids," *in 2016 IEEE Nordic Circuits and Systems Conference (NORCAS)*, pp. 1-5, IEEE, 2016.
- [12] M. M. Boanloo and M. Yavari, "A low-power high-gain low-dropout regulator for implantable biomedical applications," *Circuits, Systems, and Signal Processing*, Vol. 40, No. 3, pp. 1041–1060, 2021.
- [13] J. Esteves, J. Pereira, J. Paisana, and M. Santos, "Ultra low power capless ldo with dynamic biasing of derivative feedback," *Microelectronics Journal*, Vol. 44, No. 2, pp. 94-102, 2013.

- [14] P. C. Crepaldi, L. H. d. C. Ferreira, T. C. Pimenta, R. L. Moreno, L. B. Zoccal, and E. C. Rodriguez, "Structural design of a cmos voltage regulator for an implanted device," *Current trends and challenges in RFID*, 2011.
- [15] G. S. Kim, J. K. Park, G.-H. Ko, and D. Baek, "Capacitor-less low-dropout (ldo) regulator with 99.99% current efficiency using active feed forward and reverse nested miller compensations," *IEEE Access*, Vol. 7, pp. 98630-98638, 2019
- [16] C. Li and P. K. Chan, "Fvf ldo regulator with dual dynamic-load composite gain stage," Analog Integrated Circuits and Signal Processing, Vol. 92, No. 1, pp. 131-140, 2017.
- [17] J. H. Wang, C. H. Tsai, and S.-W. Lai, "A lowdropout regulator with tail current control for dpwm clock correction," *IEEE Transactions on Circuits and Systems II: Express Briefs*, Vol. 59, No. 1, pp. 45-49, 2011.
- [18] C. C. Lim, N. S. Lai, G. H. Tan, and H. Ramiah, "A low-power fast transient output capacitor-free adaptively biased ldo based on slew rate enhancement for soc applications," *Microelectronics Journal*, Vol. 46, No. 8, pp. 740-749, 2015.
- [19] S. W. Hong and G. H. Cho, "High-gain widebandwidth capacitor-less low-dropout regulator (ldo) for mobile applications utilizing frequency response of multiple feedback loops," *IEEE Transactions on Circuits and Systems I: Regular Papers*, Vol. 63, No. 1, pp. 46-57, 2016.
- [20] J. Guo and K. N. Leung, "A 6-microwatt chiparea-efficient output- capacitorless ldo in 90nm cmos technology," *IEEE Journal of Solid-State Circuits*, Vol. 45, No. 9, pp. 1896-1905, 2010.
- [21] Y. Yosef-Hay, D. Ø. Larsen, P. L. Muntal, and I. H. Jørgensen, "Fully integrated, low drop-out linear voltage regulator in 180 nm cmos," Analog Integrated Circuits and Signal Processing, Vol. 92, No. 3, pp. 427-436, 2017.
- [22] X. Qu, Z.-k. Zhou, B. Zhang, and Q. Fu, "A fast-transient on-chip ldo with advanced dynamic biasing circuit," *IEICE Electronics Express*, Vol. 11, No. 17, pp. 11-20140690, 2014.
- [23] R. J. Baker, CMOS: circuit design, layout, and simulation. John Wiley & Sons, 2019.
- [24] G. Giustolisi, G. Palumbo, and E. Spitale, "Robust miller compensation with current amplifiers applied to Ido voltage regulators," *IEEE Transactions on Circuits and Systems I: Regular Papers*, Vol. 59, No. 9, pp. 1880-

1893, 2012.

[25] C. Zhan and W. H. Ki, "Analysis and design of output-capacitor-free low-dropout regulators with low quiescent current and high power supply rejection," *IEEE Transactions on Circuits and Systems I: Regular Papers*, Vol. 61, No. 2, pp. 625-636, 2014.



**T. Ananthakrishna** was born in 1976 in Kasaragod, India. He received the M.Sc. degree in 1998 in Electronic Science from Mangalore University, India, M. Tech. degree in 2004 in Computer Cognition Technology, from Mysore University, India, and PhD degree in 2019 from Manipal Academy of Higher Education

(MAHE), Manipal, India. Since 2004 he is with Manipal Institute of Technology (MIT), MAHE, Manipal, India, where he is currently Associate Professor in the Department of Electronics and Communication Engineering. He is a senior member of IEEE and his areas of interests include Signal processing, Pattern classification, and Machine learning.



**G. Prasad** was born in Kundapur, Karnataka, INDIA in 1984. He received his B.E in Electronics and Communication from SJCE college, Mysore in 2006 and M.Tech in Digital Electronics and Communication from NMAM IT Nitte in 2008. Both colleges are affiliated to Visweswaraya Technological University, Belagavi. He

obtained Ph.D degree in the field of Analog Circuits from MAHE deemed to be University, Manipal in 2021. He is presently working as Associate Professor with Electronics and Communication engineering department, Shri Madhwa Vadiraja



© 2023 by the authors. Licensee IUST, Tehran, Iran. This article is an open-access article distributed under the terms and conditions of the Creative Commons Attribution-NonCommercial 4.0 International (CC BY-NC 4.0) license (https://creativecommons.org/licenses/by-nc/4.0/).

journals and his research area include LDO, amplifiers, power management circuits and digital circuits. **A. G. Pai** was born in in 1979 in Manipal, Karnataka, India. He obtained his B.F. dearee in 2000 from Maximal

Institute of Technology & Management, Bantakal. He has

published many technical articles in reputed international



A. G. Pai was born in in 1979 in Manipal, Karnataka, India. He obtained his B.E degree in 2000 from Manipal Institute of Technology, Manipal. He has been working as Assistant Professor in the Department of Electronics and Communication since 2000. He has published a number of articles in many international journals and conferences

and his research area includes analog circuits, analog communication and digital communication.